Quantcast

Engineer Design Resume West des moines, ...
Resumes | Register

Candidate Information
Name Available: Register for Free
Title Engineer Design
Target Location US-IA-West Des Moines
Email Available with paid plan
Phone Available with paid plan
20,000+ Fresh Resumes Monthly
    View Phone Numbers
    Receive Resume E-mail Alerts
    Post Jobs Free
    Link your Free Jobs Page
    ... and much more

Register on Jobvertise Free

Search 2 million Resumes
Keywords:
City or Zip:
Related Resumes

Ic design engineer Ames, IA

Software Engineer .Net Core Des Moines, IA

QA Engineer Urbandale, IA

Sr Data Engineer Des Moines, IA

Web Developer, Software Engineer, System Administration Ankeny, IA

Software Engineer Development West Des Moines, IA

Java Developer Software Engineer Knoxville, IA

Click here or scroll down to respond to this candidate
Candidate's Name
7 yrs. experienced FPGA Engineer6370 EP True Pkwy Apt# 2103, Mob : PHONE NUMBER AVAILABLEWest Des Moines, IA 50266 E-mail: EMAIL AVAILABLECareer ObjectiveHaving a thorough knowledge on FPGA based design flow, implementation, simulation, STA and troubleshooting the flaws in the design. I am looking for a challenging position wherein I can be a part of latest technologies and work on designing on FPGA so I can use my expertise which would benefit the company and my career.VISA status: H4-EAD Valid till 11/22/2020Employment SummaryAs a Sr. FPGA design Engineer at Ineda Systems(Acqui-hired by Intel in 2019) from Aug'2013 to Dec'2014As a Product Applications Engineer at Xilinx from May2007 to Jan2012As a Customer Applications Engineer at CMC from June'2006 to April'2007EducationPost Graduate Diploma in VLSI Design from Sandeepani School of VLSI Design, Hyderabad, India in the year 2006.Bachelors (B.Tech) in Electronics & Communications from VNR Vignana Jyothi Institute of technology (Affiliated to JNTU), Hyderabad, India in the year 2004.Intermediate from Vignan Vidyalayam, Hyderabad, India in the year 2000.10th standard BHEL Higher Secondary, B.H.E.L, Hyderabad, India in the year 1998.SkillsLanguages: Verilog HDL, VHDL, System VerilogScripting: Tcl, Perl.Simulators: Modelsim SE, Questa 10.0, ISIM (Xilinx simulator)Tools: Xilinx Vivado, Xilinx ISE, Timing Analyzer, Synplify Pro, EDK, Chipscope ILA, Altera Quartus, SignalTap II Logic Analyzer, Palladium ICE tool (basic flow), Vi Editor, CVS.Protocols: AXI, PLB, I2C, SPIFPGAs: Virtex-4/Virtex-5/Virtex-6, Spartan-3/Spartan-3E/Spartan-6, Stratix VOS: Linux and Windows.Professional ExperienceWorked as Sr. FPGA design Engineer in Ineda Systems, Hyderabad from 26th Aug 2013 to 12th Dec 2014.oInvolved in pre-silicon ASIC Validation using FPGAs like Stratix V.oInvolved in porting the clocks modules up to the FPGA and pin assignments.oInvolved in solving the design issues while running the design in Altera Quartus.oInvolved in solving the timing violations at various stages of design flow in Altera Quartus.oInvolved in simulation to check the basic functionality of the design.Worked as Product Applications Engineer in Xilinx, Hyderabad from 1st May 2007 to 27th Jan 2012.oInvolved in implementing and verifying the functionality of multimedia accelerator on SoC (using EDK and SDK tools as a mini project).oInvolved in providing design assistance and support on Xilinx ISE - Synthesis, implementation, floorplanning and PlanAhead, ISE simulators to the customers from North America, APAC, Indian customers. Provided guidance on the FPGA device architecture to the customer and guide them to designoDebugged complex designs for synthesis and implementation issues with detailed knowledge of digital design and extensive knowledge on the Synthesis and Implementation tools.oContributed to a good number of internal answer records on the known issues/design advisories.oWorked closely with R&D to meet the customer requirement on tool enhancements and issues.oInvolved in testing the new releases and reviewing the documentation.oInvolved in assisting customers on Xilinx tools installation and licensing.oDeliver trainings on Xilinx tools to customers, and Xilinx employees that covers hardware structure, software features, and best design practices by maintaining a high level of customer satisfaction.oDelivered trainings on PlanAhead with Virtex-5 architecture to Ineda SystemsoDelivered WebEx training sessions on PlanAhead design flow to Qualcomm, Bangalore.Worked as Customer Applications Engineer at CMC, Hyderabad from 19th June 2006 to 30th April 2007oInitially Xilinx was partnered with CMC Limited to develop leading-edge FPGA technology solutions. Later in 2006 Xilinx established as a self-governing company. Xilinx management was pleased with my work and acquire.oInvolved in providing design assistance and support on Xilinx ISE - Synthesis, implementation, floorplanning and PlanAhead, ISE simulators to the customers from North America, APAC, Indian customers. Provided guidance on the FPGA device architecture to the customer and guide them to designoInvolved in assisting customers on Xilinx tools installation and licensing.RecognitionsReceived appreciation letter from VNR VJIET HoD - for introducing System Verilog language at the AICTE Sponsored Faculty Development Program on VLSI DesignNominated as Team Player  2010, World Wide team in XilinxReceived certificate from customer  Support aiding to sales in XilinxCertified online for completion of SOC Verification using System Verilog from UdemyStrengths1)Ability to communicate technical information in an organized and understandable fashion, excellent interpersonal, telephone, and written communication skills with a confident presence.2)Good organizational skills with the ability to multitask, prioritize, and track activities, problem solving skills and creative interactive approaches to tackling problems3)Pro-active in taking up challenging tasks and meeting the deadlines.Projects SummaryVerification environment in System Verilog for I2C:Description: I2C defines the architecture, signal interface, register interface and parameterized options I2C bus interface module and provides low-speed two-wire serial bus interface to popular devicesClient: Worked for a startup.Role: Developed verification IP in SV for testing the I2C bus interface.Written testcases for SPI Verification IP:Description: Serial Peripheral Interface Bus or SPI bus operates in full duplex mode and devices communicate in master/slave mode where the master device initiates the data frame. Multiple slave devices are allowed with individual slave select lines and SPI is called as four-wire serial busClient: Worked for a startup.Role: Developed testcases for SPI bus interface.Course Work Project at Sandeepani:Design of Digital Alarm ClockRole:1)Designed a Digital Alarm Clock using Verilog, which can display Current time, load new time, set alarm time, sound alarm.2)Test benches are written for all the modules and the top-level module and functionally verified using Modelsim.Knockout ATM SwitchRole: Designed Knockout ATM switch using VHDL which has three layers Packet Filter, Concentrator and Packet Buffer.Academic Project - B.Tech:Ethernet Based Access Control SystemRole:1)Developed Schematics Diagrams and Coding for Ethernet Based Access Control System is an application by which we can control and register the entry of a person into the campus2)The code is written to initialize the components and using AVR GCC tools; the controller is activated and utilizes all the interfaces for its application

Respond to this candidate
Your Message
Please type the code shown in the image:

Note: Responding to this resume will create an account on our partner site postjobfree.com
Register for Free on Jobvertise